Chronologic Simulation
Electronic Design Automation simulation developing company
From Wikipedia, the free encyclopedia
Chronologic Simulation was a company based in Los Altos, California, United States which provided Verilog HDL simulation products.[1] Chronologic Simulation's main product was the Verilog Compiled Simulator (VCS) HDL simulator. In 1994 Chronologic was sold to Viewlogic Systems and in 1997 Viewlogic was acquired by Synopsys, Inc.[citation needed]
- John Sanguinetti, CEO and founder
- Peter Eichenberger, CTO and founder
- Michael McNamara, VP Engineering
- Simon Davidmann, VP Europe
| Company type | Private |
|---|---|
| Headquarters | Los Altos, California, United States |
Key people |
|
History
In the late 1980s and early 1990s integrated circuits were being designed and verified in Verilog HDL simulators.[2] These simulators were focused on gate level speed and were implemented as language interpreters. Verilog HDL[3] was proprietary and owned by Cadence Design Systems after their acquisition in 1989 of Gateway Design Automation, the developers of Verilog.
There was competition to Verilog from the US DoD VHDL language that became an IEEE standard and in 1991 Cadence made the proprietary Verilog HDL public and created Open Verilog International (OVI) (later renamed Accellera) to standardize it.[4][5]
The founders of Chronologic[1] saw the opening up of Verilog as an opportunity to adopt software compiler techniques and create a fast compiled code Verilog simulator.[6]
Founding team
Development
The development of the Verilog Compiled Simulator (VCS) started in 1991 with early development by Sanguinetti,[7][8] Eichenberger,[8] and McNamara[8] and by 1993 the first version was released, Harding and Davidmann started up the sales channel,[3][9] and VCS was in use with commercial users and in education and research.[10][11][12][13] VCS initially parsed the Verilog source and using software compiler techniques created C code which is then subsequently compiled into executable binaries to run on the native host computer.[14] The performance of existing Verilog simulators was excellent at the gate level but lacked needed speed at the RTL level.[10] Chronologic's VCS focused on RTL speed and by using cycle based and compiler optimization techniques was often reported as being 10-40 times faster than other commercial products.[15][16][17]
Acquisition
Status
VCS is still widely used and has been kept up to date with the evolution in the Verilog language, including features from Superlog that became part of SystemVerilog around 2005.[3] VCS is still a part of Synopsys verification solutions.[23][24]